Thesis
Diseño de mecanismos de microarquitectura para reducir efectos de envejecimiento en memorias on-chip de aceleradores de redes neuronales convolucionales

dc.contributor.correferenteValero, Alejandro
dc.contributor.departmentDepartamento de Informática
dc.contributor.guiaZoni, Davide
dc.coverage.spatialCampus Casa Central Valparaíso
dc.creatorLanderos Muñoz, Nicolás
dc.date.accessioned2025-09-25T17:52:13Z
dc.date.available2025-09-25T17:52:13Z
dc.date.issued2024
dc.description.abstractNegative Bias Temperature Instability (NBTI) and Hot Carrier Injection (HCI) are two of the main reliability threats in current technology nodes. These aging phenomena degrade the transistor’s threshold voltage (Vth) over the lifetime of a digital circuit, resulting in slower transistors that eventually lead to a faulty operation when the critical paths become longer than the processor cycle time. Among all the transistors on a chip, the most vulnerable transistors to such wearout effects are those used to implement SRAM storage, since memory cells are continuously degrading. In particular, NBTI ages PMOS cell transistors when a given logic value is stored for a long period (i.e., a long duty cycle), whereas HCI does the same in NMOS cell transistors not only when the stored value flips but also when it is accessed. This work focuses on mitigating aging in the on-chip SRAM memories of Convolutional Neural Network (CNN) accelerators storing activations. This paper makes two main contributions. At the software level, we quantify the aging induced by current CNN benchmarks with a characterization study of duty cycle, flip, and Access patterns in every activation memory cell. Based on the insights from this study, this work proposes a novel microarchitectural technique, Gated-CNN, that ensures a uniform aging degradation of every memory cell. To do so, Gated-CNN proposes power-gating and address rotation techniques tailored to the memory demands and temporal/spatial localities exhibited by CNN applications, as well as the memory organization and management of CNN accelerators. Experimental results show that, compared to a conventional design, the average Vth degradation savings are at least as much as 49% depending on the type of transistoren
dc.description.noteLa siguiente tesis se realizó bajo el marco del convenio de doble título con Politécnico de Milan, siendo desarrollada en este último. Para facilitar la reproducción de los resultados se habilito el siguiente repositorio: https://github.com/NicolasLanderos/Gated-CNN el cual contiene el código desarrollado durante el proyecto. De acuerdo a lo estipulado en el convenio se presenta a continuación una versión traducida del resumen ejecutivo, junto al texto completo de la tesis en su idioma original inglés.
dc.description.programIngeniería Civil Informática
dc.format.extent113 páginas
dc.identifier.barcode3560900288412
dc.identifier.urihttps://repositorio.usm.cl/handle/123456789/76565
dc.language.isoen
dc.publisherUniversidad Técnica Federico Santa María
dc.subjectAccess patterns
dc.subjectBit flip patterns
dc.subjectDuty cycle
dc.subjectHot Carrier Injection
dc.subjectNegative Bias Temperature Instability
dc.subjectThreshold voltage degradation
dc.titleDiseño de mecanismos de microarquitectura para reducir efectos de envejecimiento en memorias on-chip de aceleradores de redes neuronales convolucionales
dspace.entity.typeTesis

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
3560900288412.pdf
Size:
12.74 MB
Format:
Adobe Portable Document Format